# **Experiment 2 - Sequential Synthesis and FPGA Device Programming**

Parsa Sattari - 810199436 / Iman Rasouli - 810199425

Abstract: In this experiment, a Serial Transmitter was designed and synthesized in Quartus and implemented on an FPGA afterward.

Keywords: state machine, counter, simulation, synthesis, FPGA

#### I. EXPERIMENT

#### A.One Pulser

Regarding that FPGA's clock frequency is 50KHz, its clock period would be 20ns. It is evident this is much faster than the time needed to make and notice changes.

Therefore, we need a control signal which enables the OTHFSM for one clock when required. So, we use one of the push buttons on the FPGA to enable the Sequence Detector and the Counter for one clock after it is pushed.

Also, the Verilog description of the One Pulser can be seen below.

Fig 1. One Pulser Verilog description

## B. Orthogonal State Machine

Orthogonal state machine contains a sequence detector and a 4-bit counter.



Fig 2. OTHFSM diagram [1]

## 1. Sequence Detector

Sequence detector will be a *Moore machine* which detects a 1011 sequence. When the correct sequence received the *serOutValid* should be asserted. Here is the state diagram:



Fig 3. 1011 sequence detector SM

#### 2. Counter

Whenever sequence detected, For the next 10 clock cycles *serIn* will be transmitted to *serOut*. To do this -instead of considering 10 empty states- we will use a 4-bit counter with a load signal (*rst\_cnt*). Whenever this signal issued, Number 5 loads in counter's parallel input so it can count from 5 to 15 which is equal to 10 clock cycles. To have all together we need to know when counting is finished. Therefore we have a *Co* output signal from counter and as an input for the state machine.

After 10 clock cycles *serOutValid* will inserts and machine searches for next valid sequence.

Here is full state diagram of OTHFSM of serial transmitter:



Fig 4. OTHFSM state diagram

Fig 5. OTHFSM Verilog description

Note that this implementation only works when the *Clk\_EN* signal has been activated.

## C. Seven Segment Display

To be able to observe the counter's output, the sevensegment part of the FPGA can be used. But first, we need to assign the appropriate value to each of the seven outputs of the SSD. Accordingly, we make use of the table below.

|   | Inputs |   |   |  |   | Segments |   |   |   |   |   |                                |
|---|--------|---|---|--|---|----------|---|---|---|---|---|--------------------------------|
| Α | В      | C | D |  | a | ь        | c | d | е | f | g |                                |
| 0 | 0      | 0 | 0 |  | 1 | 1        | 1 | 1 | 1 | 1 | 0 | For display 0                  |
| 0 | 0      | 0 | 1 |  | 0 | 1        | 1 | 0 | 0 | 0 | 0 | For display 1                  |
| 0 | 0      | 1 | 0 |  | 1 | 1        | 0 | 1 | 1 | 0 | 1 | For display 2                  |
| 0 | 0      | 1 | 1 |  | 1 | 1        | 1 | 1 | 0 | 0 | 1 | For display 3                  |
| 0 | 1      | 0 | 0 |  | 0 | 1        | 1 | 0 | 0 | 1 | 1 | For display 4                  |
| 0 | 1      | 0 | 1 |  | 1 | 0        | 1 | 1 | 0 | 1 | 1 | For display 5                  |
| 0 | 1      | 1 | 0 |  | 1 | 0        | 1 | 1 | 1 | 1 | 1 | For display 6                  |
| 0 | 1      | 1 | 1 |  | 1 | 1        | 1 | 0 | 0 | 0 | 0 | For display 7                  |
| 1 | 0      | 0 | 0 |  | 1 | 1        | 1 | 1 | 1 | 1 | 1 | For display 8                  |
| 1 | 0      | 0 | 1 |  | 1 | 1        | 1 | 1 | 0 | 1 | 1 | For display 9                  |
| 1 | 0      | 1 | 0 |  | 1 | 1        | 1 | 0 | 1 | 1 | 1 | For display A                  |
| 1 | 0      | 1 | 1 |  | 0 | 0        | 1 | 1 | 1 | 1 | 1 | For display b<br>For display C |
| 1 | 1      | 0 | 0 |  | 1 | 0        | 0 | 1 | 1 | 1 | 0 | For display d                  |
| 1 | 1      | 0 | 1 |  | 0 | 1        | 1 | 1 | 1 | 0 | 1 | For display 0                  |
| 1 | 1      | 1 | 0 |  | 1 | 0        | 0 | 1 | 1 | 1 | 1 | For display E                  |
| 1 | 1      | 1 | 1 |  | 1 | 0        | 0 | 0 | 1 | 1 | 1 | ror display r                  |

Table 1. Seven Segment corresponding outputs

```
module Seven_Segment(input[8:0] count, output reg [6:0] SSD);

always@(count)begin

case(count)

4 'b0000: SSD = 7'b1000000;

4 'b0010: SSD = 7'b1111001;

4 'b0010: SSD = 7'b0110000;

4 'b0100: SSD = 7'b0110000;

4 'b0100: SSD = 7'b0110001;

4 'b0100: SSD = 7'b001001;

4 'b0110: SSD = 7'b001001;

4 'b0110: SSD = 7'b001000;

4 'b1010: SSD = 7'b0010000;

4 'b1000: SSD = 7'b0000000;

4 'b1000: SSD = 7'b0000000;

4 'b1001: SSD = 7'b0000000;

4 'b1011: SSD = 7'b0000001;

4 'b1011: SSD = 7'b0000001;

4 'b1101: SSD = 7'b000110;

4 'b1101: SSD = 7'b0000110;

4 'b1111: SSD = 7'b000110;

endcase

end

endmodule
```

Fig 6. SSD Verilog description

#### D. Serial Transmitter

Now, our Serial Transmitter will be completed by connecting the components described before. One Pulser's output should be connected to OTHFSM's and counter's *Clk\_EN*. The Counter's output should be connected to SSD as well.

As it was said, we get instances of each of the three components and connect the appropriate wires to them.

```
module Serial_Transmitter(input ClkPB, clk, rst, SerIn, output [6:0] SSD, output SerOut, SerOutValid);

wire Clk_EN;

wire Clk_EN;

One Pulser B (clk, ClkPB, rst, Clk_EN);

OffiENA (clk_EN, SerIn, clk, rst, SerOutValid, SerOut, count);

Seven Segment C (count, SSD);

endmodule
```

Fig 7. Serial Transmitter Verilog description

### 1.Simulation

To test the circuit, we provide a testbench. At first give a valid sequence to check detection and then random sequences.

Fig 8. Testbench

To simulate the effect of One\_Pulser (pressing the push button on the FPGA) we alternate *ClkPB* signal exactly like the clock but with a lower frequency.



Fig 9. Serial transmitter simulation waveform

According to waveform when 1011 sequence detects *serOutValid* is asserted for 10 clock cycles (*ClkPB*) and during this time *serOut* follows *serIn*.

## 2.Synthesis

Synthesize the module in Quartus II. *Serial Transmitter* will be the top module. To map the circuit on device we need pin assignment using *Cyclone EP2C20F484C7* manual.

# Top View - Wire Bond Cyclone II - EP2C20F484C7



Fig 10. Pin assignment top view

| Node Name   | Direction | Location | I/O Bank | VREF Group | Fitter Location | I/O Standard          | Reserved | Current Strength | Differential Pair |
|-------------|-----------|----------|----------|------------|-----------------|-----------------------|----------|------------------|-------------------|
| CIkPB       | Input     | PIN R22  | 6        | B6 N0      | PIN R22         | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SSD[6]      | Output    | PIN E2   | 2        | B2 N1      | PIN E2          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| S SSD[5]    | Output    | PIN F1   | 2        | B2 N1      | PIN F1          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| S SSD[4]    | Output    | PIN F2   | 2        | B2 N1      | PIN F2          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SSD[3]      | Output    | PIN H1   | 2        | B2 N1      | PIN H1          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SSD[2]      | Output    | PIN H2   | 2        | B2 N1      | PIN H2          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SSD[1]      | Output    | PIN J1   | 2        | B2 N1      | PIN J1          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SSD[0]      | Output    | PIN J2   | 2        | B2 N1      | PIN J2          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SerIn       | Input     | PIN L2   | 2        | B2 N1      | PIN L2          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SerOut      | Output    | PIN R17  | 6        | B6 N1      | PIN R17         | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| SerOutValid | Output    | PIN W21  | 6        | B6 N1      | PIN W21         | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| clk         | Input     | PIN L1   | 2        | B2 N1      | PIN L1          | 3.3-V LVTTL (default) |          | 24mA (default)   |                   |
| ret         | Input     | PIN 122  | 5        | B5 N1      | PIN 122         | 3 3-V LVTTL (default) |          | 24m4 (default)   |                   |

Fig 11. Pin assignment

After assigning the pins, we compile the project and run it on the FPGA. In the following pertaining images of the implementation and testing can be seen.



Fig 12. Serial transmitter circuit

In this case, Circuit detects the right sequence and as we see *serOutValid* is asserted (Green LED) and *serOut* (Red LED) follows *serIn* .Counter has been reset to "5" to count 10 cycles (First pin of seven segment shows counter output).



Fig 13. Serial transmitter circuit after 5 clock cycles

After 5 clock cycles, Counter output is "A" which is hexadecimal and equals to 10.



Fig 14. Serial transmitter circuit after another clock cycle

# II. CONCLUSIONS

In this experiment, we learned how to design a state machine by Hoffman model, convert it to Verilog code and implement it on an FPGA.

#### III. REFERENCES

 Katayoon Basharkhah and Zahra Jahanpeim and Zain Navabi, Digital Logic Laboratory, University of Tehran, Fall 1401.